## Lecture Outline

# Reminders to self:

- ☐ Turn on lecture recording to Cloud
- ☐ Turn on Zoom microphone
- Last Lecture
  - Finished adders with carry look ahead
  - K-maps for POS; implicants (prime and essential prime)
  - Started multi-level logic
- Today's Lecture
  - Review of Participation Quiz 5
  - Continue multi-level logic
    - NAND-NAND 2-level logic (and others)
    - Limited Fan-in Design



## Handouts and Announcements

Announcements

- Homework Problems 5-3 and 5-4
  - Posted on Carmen Saturday (2/4)
  - Due: 11:59pm Thursday 2/9
- Homework Reminders: HW 5-1 and 5-2 past due
- Read for Wednesday: pages 214-218



## Handouts and Announcements

### Announcements

- Mini-Exam 2 Reminder
  - Available 5pm Monday 2/6 through 5:00pm Tuesday 2/7
  - Due in Carmen PROMPTLY at 5:00pm on 2/7
  - Designed to be completed in ~36 min, but you may use more
  - When planning your schedule:
    - I recommend building in 10-15 min extra
    - To allow for downloading exam, signing and dating honor pledge, saving solution as pdf, and uploading to Carmen
  - I also recommend not procrastinating
- Exam review topics available on Carmen
- Sample Mini-Exams 1 and 2 from Au20 also available

## **Implicants**

ECE2060

## **Review of Carmen Quiz 8 - implicants**:

- Q1) Which of the following is **NOT** an implicant of the function shown in this K-map?
  - a'bc'd
  - a'bd
  - a'c'
  - · abe'd



## **Implicants**

ECE2060

## **Review of Carmen Quiz 8 - implicants:**

Q2) Which of the following is **NOT** a <u>prime</u> implicant of the function shown in this K-map?

- a'b'd'
- a'bd
- a'c'
- · abc



## **Implicants**

ECE2060

## **Review of Carmen Quiz 8 - implicants**:

Q3) Which of the following is **NOT** an <u>essential</u> prime implicant of the function shown in this K-map?



- acd
- a'c'
- · a'bd



# Two-level NAND Gate Logic

- So far for design of logic circuits we have primarily focused on using AND, OR and NOT gates
- But at transistor-level, logic gates are most efficiently designed as modifications of inverters
- NAND and NOR gates are the natural result
  - They require fewer transistors
  - They are faster (Shortergate olday)
  - They use less area on ICs (< \$)
- · Previously saw (Lecture 7) that NAND is functionally complete
  - Can implement any logic function using only NAND gates
  - Similarly, can implement any logic function using only NOR gates
- We will now look at implementing SOP AND-OR circuits with NAND gates: NAND-NAND

# Two-level NAND Gate Logic

o → negation "bubble"

#### 3-input NAND



NAND-NAND version of AND-OR

$$X \to \overline{X} + \overline{Y} + \overline{Z} = \overline{XYZ}$$
 DeMorgan's Theorem

This is another way to draw a 3-input NAND gate

# Alternate Gate Symbols





# Two-level NAND Gate Logic

• Alternate symbol for inverters:



• Alternate gate symbols derived using DeMorgan's Laws





ECE2060

## Conversion of AND & OR Gate Circuits to NAND & NOR

- Two-level circuit composed of AND and OR gates easily converted to circuit composed of NAND gates or NOR gates.
- Conversion is carried out by using F = (F')' and applying DeMorgan's laws

$$(X_1 + X_2 + \dots + X_n)' = X_1' X_2' \dots X_n'$$

$$(X_1 X_2 \dots X_n)' = X_1' + X_2' + \dots + X_n'$$

$$(7-11)$$

- Will be referred to by equation number on next few slides
- Earlier this lecture we did conversion of AND-OR to NAND-NAND
- Will look at other forms now, via an example



- Function F = A + BC' + B'CD is in SOP form (AND- OR)
- Earlier this lecture
  - straight forward to implement in NAND-NAND form
  - used a circuit conversion approach with "negation bubbles" on logic symbols
- Now: Mathematical look using F = (F')' and DeMorgan's

$$F = A + BC' + B'CD = [(A + BC' + B'CD)']'$$

$$= [A' \cdot (BC')' \cdot (B'CD)']' \quad (NAND-NAND)$$

$$= [A' \cdot (B' + C) \cdot (B + C' + D')]' \quad (DR-NAND)$$

$$= A + (B' + C)' + (B + C' + D')' \quad (NOR-OR)$$
(by 7-12)





- Function F = A + BC' + B'CD is in SOP form (AND-OR)
- It can also be written in POS form:

$$F = (A + B + C)(A + B' + C')(A + C' + D) (OR - AND)$$

- straight forward to implement in NOR-NOR form
- Could use a circuit conversion approach with "negation bubbles" on logic symbols similar to what we did earlier this lecture
- But by math using F = (F')' and DeMorgan's:

$$F = (A + B + C)(A + B' + C')(A + C' + D)$$

$$= \{ [(A + B + C)(A + B' + C')(A + C' + D)]' \}'$$

$$= [(A + B + C)' + (A + B' + C')' + (A + C' + D)']'$$

$$= (A'B'C' + A'BC + A'CD')' (AND - NOR)$$

$$= (A'B'C')' \cdot (A'BC)' \cdot (A'CD')' (NAND - AND)$$
(by 7-11)

(7-18)

#### ECE2060

• All four of these circuits implement the same logic function



F = (A'B'C' + A'BC + A'CD')'

F = (A + B + C)(A + B' + C')(A + C' + D)

- And same function as two slides ago
- Overall eight possible two-level forms

- Performance differences between two types of transistors
- NAND-NAND faster
   & uses less chip area
   than NOR-NOR

# NOT with NAND or NOR gates

### Previously saw (Lecture 7)





### Fan-out: Number of gate inputs that may be attached to the output of a gate

- The top two attach 2 gate inputs to the output of the prior gate  $\rightarrow$  slower switching
- The bottom two do not load the output of the prior gate as much → faster switching

- No "Always Successful" or Optimal Method for a most reduced design
- General Approach:
  - K-Map  $\rightarrow$  Reduced SOP
  - Look for similar "parts" in the products (Double-use products)
  - Probably going to need more than two stages (No longer SOP)
- Example: F = abc'd' + abc'd + ab'cd' + ab'cd + a'b'cd'Fan-in limited to 2 inputs per gate

| ab       |    |    | ran-m 1 |    |
|----------|----|----|---------|----|
| ab<br>cd | 00 | 01 | 11      | 10 |
| 00       |    |    |         |    |
| 01       |    |    |         |    |
| 11       |    |    |         |    |
| 10       |    |    |         |    |

ECE2060

$$F = abc' + ab'c + b'cd'$$

Sketch brute force AND & OR

Not obraving all that Just gethis notes on conves

ECE2060

$$F = abc' + ab'c + b'cd'$$

$$F = (ab)c' + b'c(a+d')$$

Sketch AND & OR

ECE2060

$$F = abc' + ab'c + b'cd'$$

$$F = (ab)c' +$$

Sketch AND & OR

ECE2060

$$F = abc' + ab'c + b'cd'$$

$$F = a[(bc') +$$

Sketch AND & OR

#### ECE2060

• Example: F = abc'd' + abc'd + ab'cd' + ab'cd + a'b'cd'Fan-in limited to 2 inputs per gate



$$F = abc' + ab'c + b'cd'$$

#### Looked at four 2-NAND designs

- 1. Brute force: 8 gates, 4 levels
- 2. Boolean algebra v1: 6 gates, 3 levels
- 3. Boolean algebra v2: 6 gates, 4 levels
- 4. Boolean algebra v3: 6 gates, 4 levels

ECE2060

$$F = abc' + ab'c + b'cd'$$

Both of these are NAND  $\rightarrow$ 

$$F = (ab)c' + b'c(a + d')$$

### Sketch NAND version

CAD redraw of circuit #2

- Graphical approach: inversion bubbles in pairs on wires
- $\bar{X} = X$  leaves signal unchanged





# Graphical Circuit Conversion to NAND

ECE2060

### Summaries of the procedures applied on the previous slide

- 1. Convert all AND gates to NAND gates by adding an inversion bubble at output
- 2. Convert all OR gates to NAND gates by adding inversion bubbles at inputs
- 3. Whenever an inverted output drives an inverted input, no further action is needed since the two inversions cancel
- 4. Whenever a non-inverted gate output drives an inverted gate input or vice versa, insert an inverter so that the bubbles will cancel. (To make bubbles cancel, choose an inverter with the bubble at the input or output.)



5. Whenever an input variable drives an inverted input, complement the variable (or add an inverter) so the complementation cancels the inversion at the input



ECE2060

$$F = abc' + ab'c + b'cd'$$

Both of these are NAND  $\rightarrow$ 





$$F = (ab)c' + b'c(a + d')$$

Sketch NAND version

Redrawn with regular NAND symbols and showing Inverters (NOT)



**NAND** 

Inverters

total gates

levels counting inverters

ECE2060

$$F = abc' + ab'c + b'cd'$$

$$F = (ab)c' + b'c(a + d')$$

#### Sketch NAND version

## Algebraic approach using DeMorgan's



$$F = \overline{(ab)\bar{c} + \bar{b}c(a + \bar{d})}$$

$$F = \left[ \overline{(ab)\bar{c}} \right] \left[ \overline{\left( \bar{b}c \right) (a + \bar{d})} \right]$$

Last and 2<sup>nd</sup> last levels NAND form Stuff inside:

$$F = \left[ \overline{(ab)\overline{c}} \right] \left[ \overline{\left( \overline{b}c \right)} \overline{\overline{(a+\overline{d})}} \right]$$

$$F = \left[ \overline{(ab)} \overline{c} \right] \left[ \overline{\left( \overline{b}c \right)} (\overline{\overline{a}d}) \right]$$

$$F = \left[ \overline{\overline{(\overline{a}\overline{b})}} \overline{c} \right] \left[ \overline{\overline{\left(\overline{b}\overline{c}\right)}} (\overline{\overline{a}\overline{d}}) \right]$$